

#### SUMMER-18 EXAMINATION

**Subject Name: Basic Electronics** 

**Model Answer** 

Subject Code: 22216

### **Important Instructions to examiners:**

- 1) The answers should be examined by key words and not as word-to-word as given in the model answer scheme.
- 2) The model answer and the answer written by candidate may vary but the examiner may try to assess the understanding level of the candidate.
- 3) The language errors such as grammatical, spelling errors should not be given more Importance (Not applicable for subject English and Communication Skills.
- 4) While assessing figures, examiner may give credit for principal components indicated in the figure. The figures drawn by candidate and model answer may vary. The examiner may give credit for any equivalent figure drawn.
- 5) Credits may be given step wise for numerical problems. In some cases, the assumed constant values may vary and there may be some difference in the candidate's answers and model answer.
- 6) In case of some questions credit may be given by judgement on part of examiner of relevant answer based on candidate's understanding.
- 7) For programming language papers, credit may be given to any other program based on equivalent concept.

| Q.<br>No. | Sub<br>Q. N. |            |                             | Answei                                                                                                                                                        | ſS                                                                                    | Marking<br>Scheme                                     |
|-----------|--------------|------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------|
| 1         |              | Attempt a  | ny FIVE:                    |                                                                                                                                                               |                                                                                       | 10-<br>Total<br>Marks                                 |
|           | а            | State mate | erials used                 | d for LED's to emit different c                                                                                                                               | olour light.                                                                          | 2M                                                    |
|           | Ans:         | -          | Sr. No.<br>1<br>2<br>3<br>4 | Material used<br>Gallium arsenide (GaAs)<br>Gallium arsenide phospide<br>GaAsP<br>Gallium phospide (GaP)<br>Gallium nitrite Ga(NO <sub>2</sub> ) <sub>3</sub> | Colour of the emitted light<br>Infrared (IR)<br>Red or Yellow<br>Red or Green<br>Blue | <sup>1</sup> ∕₂ Mark<br>for each<br>correct<br>answer |
|           | b            | Sketch the | e symbol o                  | of P-channel and n-channel de                                                                                                                                 | epletion type MOSFET.                                                                 | <br>2M                                                |



### **SUMMER-18 EXAMINATION**

Subject Name: Basic Electronics

Model Answer

| Ans: |                                                                                                                | 1M<br>each              |
|------|----------------------------------------------------------------------------------------------------------------|-------------------------|
|      | $Gate \longrightarrow Gate \longrightarrow Gate \longrightarrow Source \\ n \text{ channel} p \text{ channel}$ |                         |
| C    | List any two BJT biasing circuits with respect to operating point.                                             | 2M                      |
| Ans: | 1) Fixed bias                                                                                                  | Any                     |
|      | 2) Base biased with emitter feedback                                                                           | two 1N<br>each          |
|      | 3) Collector to base bias                                                                                      |                         |
|      | 4) Voltage divider bias                                                                                        |                         |
| d    | State different methods of biasing of FET.                                                                     | 2M                      |
| Ans: | 1) Fixed bias                                                                                                  | ½ M                     |
|      | 2) Self bias                                                                                                   | each                    |
|      | 3) Voltage divider bias                                                                                        |                         |
|      | 4) Source bias                                                                                                 |                         |
| е    | Sketch reverse characteristics of zener diode with proper labelling.                                           | 2M                      |
| Ans: | V <sub>Z</sub> V <sub>R</sub> (Volts) 0<br>K Breakdown I (mA)                                                  | 1M<br>diagra<br>m<br>1M |
|      | (or regulation region)<br>M → I <sub>ZM</sub><br>Reverse characteristic of a zener diode.                      | labelin                 |
|      |                                                                                                                |                         |



### **SUMMER-18 EXAMINATION**

Subject Name: Basic Electronics

Model Answer

| Line regulation= $\Delta V_L / \Delta V_S$                                                  |  |  |
|---------------------------------------------------------------------------------------------|--|--|
| line regulation. It is mathematically expressed as,                                         |  |  |
| The change in output voltage with respect to per unit change in input voltage is defined as |  |  |
| (OR)                                                                                        |  |  |
| Δ means "a change in"                                                                       |  |  |
|                                                                                             |  |  |
| <i>Line regulation</i> = $\left(\frac{\Delta V_{OUT}}{\Delta V_{IN}}\right) \times 100\%$   |  |  |
|                                                                                             |  |  |
| Formula:-                                                                                   |  |  |
| voltage relative to the change in the input line voltage.                                   |  |  |
| over changes in the input line voltage. It is expressed as percent of change in the output  |  |  |



# **SUMMER-18 EXAMINATION** Model Answer

Subject Name: Basic Electronics

| Q.<br>No. | Sub<br>Q. N. | Answers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Marking<br>Scheme  |
|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 2         |              | Attempt any THREE:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 12- Total<br>Marks |
|           | а            | Describe experimental set-up for operation of P-N junction diode in forward bias. Draw its characteristics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4M                 |
|           | Ans:         | Experimental set up Forward characteristics:-<br>$R_{S} + m_{A} - I_{f} A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2M                 |
|           |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1M                 |
|           |              | <ul> <li>Explanation:-</li> <li>PN junction diode is forward biased when positive terminal of the power supply is connected to the P-type side, and the negative terminal of the power supply is connected to the N-type side.</li> <li>When a PN junction is forward biased, the holes are repelled from the positive terminal of the battery and are moved towards the junction.</li> <li>Similarly the free electrons are repelled from the negative terminal of the battery and move towards the PN junction.</li> <li>Because of their acquired energy (from the battery V<sub>FF</sub>), some of the holes and the free electrons enter into the depletion region and recombine themselves.</li> <li>This reduces the potential barrier and the width of the depleting region.</li> <li>The width of depletion region and the barrier potential reduces with the increase in forward bias.</li> </ul> |                    |
|           |              | • As a result of this, more majority carriers diffuse across the junction. Therefore, it                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                    |



#### **SUMMER-18 EXAMINATION**

Subject Name: Basic Electronics Model Answer

Subje





### **SUMMER-18 EXAMINATION**



Dividing equation (1) by Ic

$$\frac{I_E}{I_C} = \frac{I_B}{I_C} + \frac{I_C}{I_C}$$
Therefore  $\frac{1}{\alpha} = \frac{1}{\beta} + 1$   
Therefore  $\frac{1}{\alpha} = \frac{1+\beta}{\beta}$   
 $\alpha (1+\beta) = \beta$   
 $\alpha + \alpha \beta = \beta$   
 $\alpha = \beta - \alpha \beta$ 

Therefore 
$$\beta = \frac{\alpha}{1-\alpha}$$
  $\alpha = \frac{\beta}{1+\beta}$  (OR)

B

Div

 $\alpha = \beta(1 - \alpha)$ 

Relation Between Current Grain dan  
B:  
Current Grain of CB config. (d) = 
$$\Delta I_{c}$$
  
 $\Delta I_{E}$   
Current Grain of CE config. (b) =  $\Delta I_{c}$   
Current Grain of CE config. (b) =  $\Delta I_{c}$   
 $\Delta I_{B}$   
We know that emitter current (IE) of a  
transister is the sum of it's base current  
(IB) and collector current (IC) i'e,  
 $I_{E} = I_{c} + I_{B}$   
 $\Delta I_{E} = \Delta I_{c} + \Delta I_{B}$ 

$$\begin{array}{c} \text{in } eq^{\text{W}} (2) \\ = & \underline{AIc} \\ \Delta I \in -\Delta Ic \\ \hline \Delta I \in -\Delta Ic \\ \hline \Delta I \in -\Delta Ic \\ \hline \Delta I \in \\ AI \in \\ \hline \Delta I E \\ \hline \Delta I \in \\ \hline \Delta I E \\ \hline \hline \Box I E \\ \hline \hline \hline I E \\ \hline \hline \Box I E \\ \hline \hline I E \\ \hline I E \\ \hline \hline I E \\ \hline$$

A=B

ATE

· AIC

[since  $\alpha = \frac{I_C}{I_E}$ ,  $\beta = \frac{I_C}{I_B}$ ]

Subject Code: 22216

2M



# **SUMMER- 18 EXAMINATION**

Subject Name: Basic Electronics

Model Answer

| с    | Explain basic block diagram of regulated DC power supply, draw its input and output                                                                                                      | 4M           |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| C    | waveforms.                                                                                                                                                                               |              |
| Ans: | Block diagram of regulated DC power supply:-                                                                                                                                             | 2M           |
|      | Vm <sup>sinot</sup><br>Vm <sup>sinot</sup><br>To<br>To<br>AC line<br>Trans-<br>former<br>Rectifier<br>Filter<br>Regulator<br>Vout<br>Load                                                |              |
|      | Explanation                                                                                                                                                                              |              |
|      | 1)Transformer                                                                                                                                                                            |              |
|      | 2) Rectifier                                                                                                                                                                             |              |
|      | 3) Filter                                                                                                                                                                                |              |
|      | 4) Voltage regulator.                                                                                                                                                                    |              |
|      | <b>1. Transformer:-</b> The AC main voltage is applied to a step down transformer. It reduces                                                                                            |              |
|      | the amplitude of ac voltage to the desired level and applies it to a rectifier.                                                                                                          |              |
|      | 2. Rectifier: The rectifier is usually a centre tapped or bridge type full wave rectifier. It                                                                                            | 2M f<br>expl |
|      | converts the ac voltage into a pulsating dc voltage.                                                                                                                                     | ion          |
|      | <b>3. Filter:</b> The pulsating dc (or rectified ac) voltage contains large ripple. This voltage is                                                                                      |              |
|      | applied to the filter circuit and it removes the ripple. The function of a filter is to                                                                                                  |              |
|      | remove the ripples to provide pure DC voltage at its output.                                                                                                                             |              |
|      | The DC output voltage thus obtained will change with the changes in load current, input voltage, etc. So it is unregulated DC voltage.                                                   |              |
|      | <b>4. Voltage Regulator :-</b> The unregulated DC voltage is applied to a voltage regulator. Output of the regulator circuit will be constant voltage under all operating circumstances. |              |



# **SUMMER-18 EXAMINATION** Model Answer

Subject Name: Basic Electronics

| d    | Exp | plain the need of stabilization of Q point.                                               | 4M |
|------|-----|-------------------------------------------------------------------------------------------|----|
| Ans: | •   | Bias stabilization is a process of stabilizing the position of operating point "Q"        | 4M |
|      | •   | The stabilization of Q-point is necessary to maintain the Q-point at the centre of load   |    |
|      |     | line because the bias point (Q-point) changes its position on the load line due to the    |    |
|      |     | factors such as temperature or device to device variations.                               |    |
|      | •   | If the Q-point gets shifted towards saturation or cut off regions, then amplified output  |    |
|      |     | waveform is distorted. In order to avoid such distortion it is necessary to stabilize the |    |
|      |     | Q-point at the centre of the load line.                                                   |    |
|      | •   | So we need to design a biasing circuit which will keep the position of Q-point stable on  |    |
|      |     | the load line.                                                                            |    |



# SUMMER-18 EXAMINATION Model Answer

Subject Name: Basic Electronics

| Q.<br>No. | Sub<br>Q.<br>N. | Answers                                                                                                      | Marking<br>Scheme    |
|-----------|-----------------|--------------------------------------------------------------------------------------------------------------|----------------------|
| 3         |                 | Attempt any four:                                                                                            | 16- Total<br>Marks   |
|           | а               | Describe circuit diagram of bridge rectifier, draw its input and output waveforms.                           | 4M                   |
|           | Ans:            | Circuit diagram:                                                                                             | Circuit<br>diagram2M |
|           |                 |                                                                                                              | Explanation<br>1M    |
|           |                 | $ \begin{array}{c} \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\$                                 | Waveform<br>1M       |
|           |                 | When input AC signal is applied across the bridge rectifier, during the positive half cycle                  |                      |
|           |                 | diodes $D_1$ and $D_2$ are forward biased and conduct while the diodes $D_3$ and $D_4$ are reverse           |                      |
|           |                 | biased and current flows through the load from point A-D <sub>1</sub> -load-D <sub>2</sub> -point B.         |                      |
|           |                 | During the negative half cycle diodes D <sub>3</sub> and D <sub>4</sub> are forward biased and conduct while |                      |
|           |                 | diodes $D_1$ and $D_2$ are reverse biased and current flow through the load from point B-D <sub>3</sub> -    |                      |
|           |                 | load-D₄-point A.                                                                                             |                      |
|           |                 | As the current flowing through the load is unidirectional, the voltage developed across                      |                      |
|           |                 | the load is also unidirectional as shown in the waveform.                                                    |                      |
|           |                 | Vin<br>$\uparrow$ Voltage across RL<br>Vout<br>$\uparrow$ D1D2 D3D4 D1D2 D3D4 t                              |                      |
|           | I               |                                                                                                              | Page 9 / 25          |



# **SUMMER-18 EXAMINATION** Model Answer

Subject Name: Basic Electronics

| b    | Evaluin the working of positive element with proper sizewit diagram and draw the                                                                           | 4M                      |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--|
| D    | Explain the working of positive clamper with proper circuit diagram and draw the waveforms at input & output of clamper.                                   | 4111                    |  |
|      |                                                                                                                                                            |                         |  |
| Ans: | Positive clamper circuit:                                                                                                                                  | Circuit<br>diagram      |  |
|      | $v_m \rightarrow v_m \leftarrow \mathbf{A}$                                                                                                                | Explana<br>1M<br>Wavefo |  |
|      |                                                                                                                                                            |                         |  |
|      | Fig. 2 Positive Clamper                                                                                                                                    |                         |  |
|      | • The circuit will be called a positive clamper, when the signal is pushed upward by the circuit.                                                          |                         |  |
|      | • During the positive half cycle, the diode is reverse biased.                                                                                             |                         |  |
|      | • During the negative half cycle, it is forward biased and current flows through it. It charges the capacitor to the negative peak voltage -V <sub>m</sub> |                         |  |
|      | <ul> <li>Once the capacitor is fully charged to -V<sub>m</sub>, cannot discharge because the diode cannot conduct in the reverse direction.</li> </ul>     |                         |  |
|      | • Therefore the capacitor acts as a battery with e.m.f equal to -V <sub>m</sub> .                                                                          |                         |  |
|      | • This voltage gets added to the input signal, $V_m.sin\omega t$ .                                                                                         |                         |  |
|      | • Therefore the output voltage is equal to , $v_0 = V_m . \sin \omega t + V_m$                                                                             |                         |  |
|      | • Thus a d.c voltage equal to V <sub>m</sub> is added to input signal. It causes the waveform to clamp positively at 0 V.                                  |                         |  |
| С    | A JFET has $I_{Dss}$ = 10 mA, $V_P$ = -5 volts, gmo = 2 ms. Calculate the trans-conductance and                                                            | 4M                      |  |
|      | drain current of the JFET for $V_{Gs}$ = -2.5 volts.                                                                                                       |                         |  |
| Ans: | The expression for drain current ID, in the saturation region is,                                                                                          |                         |  |
|      | $I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2$                                                                                                    |                         |  |
|      |                                                                                                                                                            | Formula                 |  |



### **SUMMER-18 EXAMINATION**

**Subject Name: Basic Electronics** 

**Model Answer** 





### **SUMMER-18 EXAMINATION**

**Subject Name: Basic Electronics** 

Model Answer





Subject Name: Basic Electronics

| Q.<br>No. | Sub<br>Q.<br>N. | Answers                                                                    |                   |                            |                              | Markin<br>g<br>Scheme                                |
|-----------|-----------------|----------------------------------------------------------------------------|-------------------|----------------------------|------------------------------|------------------------------------------------------|
| 4         |                 | Attempt any THREE:                                                         |                   |                            |                              | 12-<br>Total<br>Marks                                |
|           | а               | (ii) Rectification ef                                                      | de used in circui | t.                         | ave rectifiers :             | 4M                                                   |
|           | Ans:            | (iv) Ripple factor                                                         |                   |                            |                              | 1M each                                              |
|           |                 | Parameters                                                                 | Half wave         | Full wave<br>Center-tapped | Bridge                       |                                                      |
|           |                 | No of diodes                                                               | 1                 | 2                          | 4                            |                                                      |
|           |                 | Rectification Efficiency TUF                                               | 40.6%<br>0.287    | 81.2%<br>0.693             | 81.2%<br>0.812               |                                                      |
|           |                 | Ripple factor                                                              | 1.21              | 0.482                      | 0.482                        | 4M                                                   |
|           | b               | Explain the operation of NPN transistor in the active region.              |                   |                            |                              |                                                      |
|           | Ans:            |                                                                            |                   |                            |                              | Diagram-<br>2M                                       |
|           |                 |                                                                            | V <sub>BE</sub> + | + v <sub>ce</sub>          |                              | Operatio<br>n-2M                                     |
|           |                 | <b>Operation of NPN transistor in</b><br>Active region is one in which bas |                   | is forward biased and      | base collector junction will | Note:<br>Any<br>other<br>configur<br>ation can<br>be |
|           |                 |                                                                            | -                 |                            | -                            | consider                                             |



Subject Name: Basic Electronics

|      | be reverse biased in a transistor.                                                                                                                                                                               | ed      |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|      | Due to forward bias at base emitter junction, the barrier potential is reduced and results in electron flow from emitter to base or current $I_E$ .                                                              |         |
|      | Some of the electrons entering base region will combine with holes in the base region and result in base current $I_B$ .                                                                                         |         |
|      | Remaining large number of electrons will pass to the collector circuit and represent the collector current $I_{c\cdot}$                                                                                          |         |
|      | In the active region, the collector current increases slightly(nearly constant) as collector-emitter voltage $V_{CE}$ increases. The value of the collector current $I_C$ increases with the increase in $I_B$ . |         |
|      | In the active region $I_C = \beta I_{B.}$                                                                                                                                                                        |         |
| С    | Draw the input and output characteristics of CE configuration with proper labelling of various regions.                                                                                                          | 4M      |
|      |                                                                                                                                                                                                                  |         |
| Ans: |                                                                                                                                                                                                                  | 2M each |



### SUMMER-18 EXAMINATION

**Subject Name: Basic Electronics** 

# Model Answer





### SUMMER-18 EXAMINATION

**Subject Name: Basic Electronics** 

**Model Answer** 

Subject Code: 22216

will reduce the number of free electrons in the channel for conduction. So drain current reduces. The value of  $V_{GS}$  at which drain current is nearly equal to zero is called cut off voltage.

When gate is positive with respect to source, then positive V<sub>GS</sub> draws additional electrons from the P type substrate. Thus drain current  $(I_D)$  increases as increase in positive  $V_{GS}$ .

OR

Enhancement – Type MOSFET:-



**Circuit Operation:** 



In fig. both V<sub>GS</sub> & V<sub>DS</sub> have been set at positive with respect to the source. The positive potential at the gate will attract the electrons from the P substrate & accumulate in the region near to the surface of  $SiO_2$  layer. The  $SiO_2$  layer & its insulating qualities will prevent the negative carriers (i.e. electrons) from being absorbed at the gate.

As V<sub>GS</sub> increases, the concentration of electrons near the SiO<sub>2</sub> surface increases & there is formation of channel & the current starts following through the circuit for further applied voltage.



### SUMMER-18 EXAMINATION

**Subject Name: Basic Electronics** 

**Model Answer** 





Subject Name: Basic Electronics

| Q.<br>No. | Sub<br>Q.<br>N. | Answers                                                                                                                                                                                                                                                                                                                                                               | Marking<br>Scheme              |
|-----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| 5         |                 | Attempt any TWO:                                                                                                                                                                                                                                                                                                                                                      | 12- Total<br>Marks             |
|           | а               | Explain drain characteristics of JFET with ohmic region, saturation region, cut-off region and break down region.                                                                                                                                                                                                                                                     | 6M                             |
|           | Ans:            | The drain characteristics of JFET can be explained as follows:<br>Ohmic Region:                                                                                                                                                                                                                                                                                       | 3 Marks for<br>characteristics |
|           |                 | This region is represented by curve OA in the figure. In this region, the drain current increases linearly with the increase in drain-to-source voltage, obeying Ohm's law. The linear increase in drain current is due to the fact that N-type semiconductor bar acts like a simple resistor.                                                                        |                                |
|           |                 | Curve AB:<br>In this region, the drain current increases at the reverse square law rate with the increase in drain-to-source voltage. It means that drain current increases slowly as compared to that in ohmic region. It is because of the fact, that with the increase in drain-to-source voltage, the drain current increases. This in turn increases the reverse | 1 Mark for<br>Each region      |



Subject Name: Basic Electronics

| Ans: | Circuit diagram of full wave rectifier connected with $\pi$ filter:<br>230 V A.C.<br>Input and Output waveforms of full wave rectifier connected with $\pi$ filter                                                                                                                                                                                                                                      | 3Marks for<br>Circuit<br>diagram |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| b    | Draw circuit diagram and input and output waveforms of full wave rectifier connected with $\pi$ filter.                                                                                                                                                                                                                                                                                                 | 6M                               |
|      | This region is shown by the curve CD. In this region, the drain current increases rapidly as the drain-to-source voltage are increased. It happens because of the breakdown of gate-to-source junction due to avalanche effect. The drain-to-source voltage corresponding to point C is called breakdown voltage.                                                                                       |                                  |
|      | The above relation is known as Shockley's equation. The pinch off region is the normal operating region of JFET, when used as an amplifier.<br>Breakdown region:                                                                                                                                                                                                                                        |                                  |
|      | $I_D = I_{DSS} (1 - \frac{V_{GS}}{V_p})^2$                                                                                                                                                                                                                                                                                                                                                              |                                  |
|      | This region is shown by the curve BC. It is also called saturation region or constant current region. Here the drain current remains constant at its maximum value (i.e. I <sub>DSS</sub> ). The drain, current in the pinch off region, depends upon the gate-to-source voltage and is given by the relation                                                                                           |                                  |
|      | Pinch off region:                                                                                                                                                                                                                                                                                                                                                                                       |                                  |
|      | bias voltage across the gate-source junction. As a result of this, the depletion region grows in size, thereby reducing the effective width of channel. At the drain-to-source voltage, corresponding to point B, the channel width is reduced to a minimum value and is known as pinch off. The drain-to-source voltage, at which the channel pinch-off occurs is known as pinch-off voltage ( $V_p$ ) |                                  |



#### SUMMER-18 EXAMINATION

**Subject Name: Basic Electronics** 

Model Answer





# SUMMER- 18 EXAMINATION

Subject Name: Basic Electronics

Model Answer

|          |                 | It indicates that forward current is very small for voltages below knee (cut-in) voltage<br>and large for voltages above knee voltage.<br>Reverse characteristics : Zener diode is silicon p-n junction device which differs from a<br>rectifier diode, in the sense, that it is operated in the reverse breakdown region.<br>When the reverse voltage across a diode is increased a critical voltage called<br>breakdown voltage, the reverse current increases sharply as shown in the curve KM.<br>This is an indication that the breakdown has occurred. This breakdown voltage is called<br>as Zener breakdown voltage or Zener voltage and it is denoted by V <sub>z</sub> .<br>The breakdown voltage of Zener diode is set by carefully controlling the doping level<br>during manufacture.<br>After breakdown has occurred, the voltage across Zener diode remains constant equal<br>to V <sub>z</sub> . Any increase in the source voltage will result in the increase in reverse Zener<br>current. | 4 Marks for<br>description |
|----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Q.<br>No | Sub<br>Q.<br>N. | b Answers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                            |
| 6        |                 | Attempt any TWO:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 12- Total<br>Marks         |
|          | а               | Show constructional details of LED. Give any two applications of LED.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6M                         |
|          | Ans:            | Constructional details of LED:<br>A pn junction diode, which emits light when forward biased, is known as a light emitting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2 Marks for                |
|          |                 | diode (LED). This emitted light may be visible or invisible. The amount of light output is directly proportional to the forward current. Thus higher the forward current, higher is the light output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Construction               |
|          |                 | Here, an N-type layer is grown on P-type substrate by a diffusion process. Then a thin P-<br>type layer is grown on N-type layer. It has two electrodes namely Anode and Cathode.<br>The light energy is released at the junction, when the recombination of electrons with<br>the holes takes place. After passing through the P-region, the light is emitted through the<br>window provided at the top of the surface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                            |
|          |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |



#### SUMMER-18 EXAMINATION

**Subject Name: Basic Electronics** 

Model Answer





#### SUMMER-18 EXAMINATION

**Subject Name: Basic Electronics** 

Model Answer





Subject Name: Basic Electronics

|      | <ul> <li>dc voltage to pass through .Hence it is also known as blocking capacitors.</li> <li>The capacitor C<sub>E</sub> works as a bypass capacitor. It bypasses all the AC currents from the emitter to the ground and avoids the negative current feedback. It increases the output AC voltage.</li> <li>The resistance R<sub>L</sub> represents the resistance of whatever is connected at the output. It may be load resistance or input resistance of the next stage.</li> <li>Differentiate clipper and clamper with following points:         <ul> <li>(i) Components used in circuit.</li> <li>(ii) Function</li> <li>(iii) Application</li> </ul> </li> </ul> |                                                                       |                                                                                                                                                                                                 |                                                                                                                                          |                                                                                    |  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|
| С    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                       |                                                                                                                                                                                                 |                                                                                                                                          |                                                                                    |  |
| Ans: | Sr.No.<br>1<br>2<br>3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Parameter<br>Components used<br>in circuit<br>Function<br>Application | Clipper<br>Diode, resistor<br>To remove a part of input<br>signal voltage above or<br>below a certain level.<br>• Digital computers,                                                            | Clamper<br>Diode, resistor, capacitor<br>To add a DC shift to the<br>input signal<br>• Used in Television                                | 2 Marks for<br>Component<br>used in<br>circuit                                     |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                       | <ul> <li>radars,</li> <li>radio and<br/>television<br/>receivers,</li> <li>to limit the<br/>amplitude of the<br/>input signal<br/>voltages required<br/>in several<br/>applications.</li> </ul> | <ul> <li>receivers to restore<br/>the original dc<br/>reference signal to<br/>the video signal,</li> <li>voltage multipliers.</li> </ul> | 1 Mark for<br>Function<br>1 Mark for<br>Application<br>2 Mark for<br>Configuration |  |



#### **SUMMER-18 EXAMINATION**

Subject Name: Basic Electronics

Model Answer

| 4                               | Configuration                                  |  |  |  |
|---------------------------------|------------------------------------------------|--|--|--|
| Note: Any related configuration | tion can be considered for clipper and clamper |  |  |  |